blob: ba9fb450aa1bdc11ba219de00ed8e0a71f829e8d [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
Marc Zyngier50926d82016-05-28 11:27:11 +01002 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
Marc Zyngier50926d82016-05-28 11:27:11 +010014 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Marc Zyngier1a89dd92013-01-21 19:36:12 -050015 */
Marc Zyngier50926d82016-05-28 11:27:11 +010016#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -080018
Marc Zyngierb47ef922013-01-21 19:36:14 -050019#include <linux/kernel.h>
20#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050021#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
Marc Zyngierfb5ee362016-09-06 09:28:45 +010023#include <linux/static_key.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050024#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000025#include <kvm/iodev.h>
Andre Przywara424c3382016-07-15 12:43:32 +010026#include <linux/list.h>
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010027#include <linux/jump_label.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050028
Marc Zyngier50926d82016-05-28 11:27:11 +010029#define VGIC_V3_MAX_CPUS 255
30#define VGIC_V2_MAX_CPUS 8
31#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050032#define VGIC_NR_SGIS 16
33#define VGIC_NR_PPIS 16
34#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010035#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
36#define VGIC_MAX_SPI 1019
37#define VGIC_MAX_RESERVED 1023
38#define VGIC_MIN_LPI 8192
Eric Auger180ae7b2016-07-22 16:20:41 +000039#define KVM_IRQCHIP_NUM_PINS (1020 - 32)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010040
Christoffer Dall3cba4af2017-05-02 20:11:49 +020041#define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
Christoffer Dallebb127f2017-05-16 19:53:50 +020042#define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
43 (irq) <= VGIC_MAX_SPI)
Christoffer Dall3cba4af2017-05-02 20:11:49 +020044
Marc Zyngier1a9b1302013-06-21 11:57:56 +010045enum vgic_type {
46 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010047 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010048};
49
Marc Zyngier50926d82016-05-28 11:27:11 +010050/* same for all guests, as depending only on the _host's_ GIC model */
51struct vgic_global {
52 /* type of the host GIC */
53 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010054
Marc Zyngierca85f622013-06-18 19:17:28 +010055 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010056 phys_addr_t vcpu_base;
57
Marc Zyngierbf8feb32016-09-06 09:28:46 +010058 /* GICV mapping */
59 void __iomem *vcpu_base_va;
60
Marc Zyngier50926d82016-05-28 11:27:11 +010061 /* virtual control interface mapping */
62 void __iomem *vctrl_base;
63
64 /* Number of implemented list registers */
65 int nr_lr;
66
67 /* Maintenance IRQ number */
68 unsigned int maint_irq;
69
70 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
71 int max_gic_vcpus;
72
Andre Przywarab5d84ff62014-06-03 10:26:03 +020073 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010074 bool can_emulate_gicv2;
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010075
Marc Zyngiere7c48052017-10-27 15:28:37 +010076 /* Hardware has GICv4? */
77 bool has_gicv4;
78
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010079 /* GIC system register CPU interface */
80 struct static_key_false gicv3_cpuif;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +053081
82 u32 ich_vtr_el2;
Marc Zyngierca85f622013-06-18 19:17:28 +010083};
84
Marc Zyngier50926d82016-05-28 11:27:11 +010085extern struct vgic_global kvm_vgic_global_state;
86
87#define VGIC_V2_MAX_LRS (1 << 6)
88#define VGIC_V3_MAX_LRS 16
89#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
90
91enum vgic_irq_config {
92 VGIC_CONFIG_EDGE = 0,
93 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +020094};
95
Marc Zyngier50926d82016-05-28 11:27:11 +010096struct vgic_irq {
97 spinlock_t irq_lock; /* Protects the content of the struct */
Andre Przywara38024112016-07-15 12:43:33 +010098 struct list_head lpi_list; /* Used to link all LPIs together */
Marc Zyngier50926d82016-05-28 11:27:11 +010099 struct list_head ap_list;
100
101 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
102 * SPIs and LPIs: The VCPU whose ap_list
103 * this is queued on.
104 */
105
106 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
107 * be sent to, as a result of the
108 * targets reg (v2) or the
109 * affinity reg (v3).
110 */
111
112 u32 intid; /* Guest visible INTID */
Marc Zyngier50926d82016-05-28 11:27:11 +0100113 bool line_level; /* Level only */
Christoffer Dall8694e4d2017-01-23 14:07:18 +0100114 bool pending_latch; /* The pending latch state used to calculate
115 * the pending state for both level
116 * and edge triggered IRQs. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100117 bool active; /* not used for LPIs */
118 bool enabled;
119 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +0100120 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100121 u32 hwintid; /* HW INTID number */
Eric Auger47bbd312017-10-27 15:28:32 +0100122 unsigned int host_irq; /* linux irq corresponding to hwintid */
Marc Zyngier50926d82016-05-28 11:27:11 +0100123 union {
124 u8 targets; /* GICv2 target VCPUs mask */
125 u32 mpidr; /* GICv3 target VCPU */
126 };
127 u8 source; /* GICv2 SGIs only */
128 u8 priority;
129 enum vgic_irq_config config; /* Level or edge */
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200130
131 void *owner; /* Opaque pointer to reserve an interrupt
132 for in-kernel devices. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100133};
134
135struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100136struct vgic_its;
137
138enum iodev_type {
139 IODEV_CPUIF,
140 IODEV_DIST,
141 IODEV_REDIST,
142 IODEV_ITS
143};
Marc Zyngier50926d82016-05-28 11:27:11 +0100144
Andre Przywara6777f772015-03-26 14:39:34 +0000145struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100146 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100147 union {
148 struct kvm_vcpu *redist_vcpu;
149 struct vgic_its *its;
150 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100151 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100152 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100153 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000154 struct kvm_io_device dev;
155};
156
Andre Przywara59c5ab42016-07-15 12:43:30 +0100157struct vgic_its {
158 /* The base address of the ITS control register frame */
159 gpa_t vgic_its_base;
160
161 bool enabled;
162 struct vgic_io_device iodev;
Marc Zyngierbb717642016-07-17 21:35:07 +0100163 struct kvm_device *dev;
Andre Przywara424c3382016-07-15 12:43:32 +0100164
165 /* These registers correspond to GITS_BASER{0,1} */
166 u64 baser_device_table;
167 u64 baser_coll_table;
168
169 /* Protects the command queue */
170 struct mutex cmd_lock;
171 u64 cbaser;
172 u32 creadr;
173 u32 cwriter;
174
Eric Auger71afe472017-04-13 09:06:20 +0200175 /* migration ABI revision in use */
176 u32 abi_rev;
177
Andre Przywara424c3382016-07-15 12:43:32 +0100178 /* Protects the device and collection lists */
179 struct mutex its_lock;
180 struct list_head device_list;
181 struct list_head collection_list;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100182};
183
Christoffer Dall10f92c42017-01-17 23:09:13 +0100184struct vgic_state_iter;
185
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500186struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100187 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500188 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100189 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500190
Andre Przywara598921362014-06-03 09:33:10 +0200191 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
192 u32 vgic_model;
193
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100194 /* Do injected MSIs require an additional device ID? */
195 bool msis_require_devid;
196
Marc Zyngier50926d82016-05-28 11:27:11 +0100197 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100198
Marc Zyngier50926d82016-05-28 11:27:11 +0100199 /* TODO: Consider moving to global state */
Marc Zyngierb47ef922013-01-21 19:36:14 -0500200 /* Virtual control interface mapping */
201 void __iomem *vctrl_base;
202
Marc Zyngier50926d82016-05-28 11:27:11 +0100203 /* base addresses in guest physical address space: */
204 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200205 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100206 /* either a GICv2 CPU interface */
207 gpa_t vgic_cpu_base;
208 /* or a number of GICv3 redistributor regions */
Christoffer Dall552c9f42017-05-17 13:12:51 +0200209 struct {
210 gpa_t vgic_redist_base;
211 gpa_t vgic_redist_free_offset;
212 };
Andre Przywaraa0675c22014-06-07 00:54:51 +0200213 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500214
Marc Zyngier50926d82016-05-28 11:27:11 +0100215 /* distributor enabled */
216 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500217
Marc Zyngier50926d82016-05-28 11:27:11 +0100218 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500219
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000220 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100221
Andre Przywara1085fdc2016-07-15 12:43:31 +0100222 bool has_its;
223
Andre Przywara0aa1de52016-07-15 12:43:29 +0100224 /*
225 * Contains the attributes and gpa of the LPI configuration table.
226 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
227 * one address across all redistributors.
228 * GICv3 spec: 6.1.2 "LPI Configuration tables"
229 */
230 u64 propbaser;
Andre Przywara38024112016-07-15 12:43:33 +0100231
232 /* Protects the lpi_list and the count value below. */
233 spinlock_t lpi_list_lock;
234 struct list_head lpi_list_head;
235 int lpi_list_count;
Christoffer Dall10f92c42017-01-17 23:09:13 +0100236
237 /* used by vgic-debug */
238 struct vgic_state_iter *iter;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500239};
240
Marc Zyngiereede8212013-05-30 10:20:36 +0100241struct vgic_v2_cpu_if {
242 u32 vgic_hcr;
243 u32 vgic_vmcr;
Christoffer Dall2df36a52014-09-28 16:04:26 +0200244 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100245 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000246 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100247};
248
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100249struct vgic_v3_cpu_if {
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100250 u32 vgic_hcr;
251 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200252 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100253 u32 vgic_elrsr; /* Saved only */
254 u32 vgic_ap0r[4];
255 u32 vgic_ap1r[4];
256 u64 vgic_lr[VGIC_V3_MAX_LRS];
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100257};
258
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500259struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500260 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100261 union {
262 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100263 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100264 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100265
Marc Zyngier50926d82016-05-28 11:27:11 +0100266 unsigned int used_lrs;
267 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000268
Marc Zyngier50926d82016-05-28 11:27:11 +0100269 spinlock_t ap_list_lock; /* Protects the ap_list */
270
271 /*
272 * List of IRQs that this VCPU should consider because they are either
273 * Active or Pending (hence the name; AP list), or because they recently
274 * were one of the two and need to be migrated off this list to another
275 * VCPU.
276 */
277 struct list_head ap_list_head;
278
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100279 /*
280 * Members below are used with GICv3 emulation only and represent
281 * parts of the redistributor.
282 */
283 struct vgic_io_device rd_iodev;
284 struct vgic_io_device sgi_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100285
286 /* Contains the attributes and gpa of the LPI pending tables. */
287 u64 pendbaser;
288
289 bool lpis_enabled;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530290
291 /* Cache guest priority bits */
292 u32 num_pri_bits;
293
294 /* Cache guest interrupt ID bits */
295 u32 num_id_bits;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500296};
297
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100298extern struct static_key_false vgic_v2_cpuif_trap;
Marc Zyngier59da1cb2017-06-09 12:49:33 +0100299extern struct static_key_false vgic_v3_cpuif_trap;
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100300
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700301int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100302void kvm_vgic_early_init(struct kvm *kvm);
Christoffer Dall1aab6f42017-05-08 12:30:24 +0200303int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
Andre Przywara598921362014-06-03 09:33:10 +0200304int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100305void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100306void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100307void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100308int kvm_vgic_map_resources(struct kvm *kvm);
309int kvm_vgic_hyp_init(void);
Christoffer Dall5b0d2cc2017-03-18 13:56:56 +0100310void kvm_vgic_init_cpu_hardware(void);
Marc Zyngier50926d82016-05-28 11:27:11 +0100311
312int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Christoffer Dallcb3f0ad2017-05-16 12:41:18 +0200313 bool level, void *owner);
Eric Auger47bbd312017-10-27 15:28:32 +0100314int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
315 u32 vintid);
316int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
317bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500318
Marc Zyngier50926d82016-05-28 11:27:11 +0100319int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
320
Christoffer Dall328e56642016-03-24 11:21:04 +0100321void kvm_vgic_load(struct kvm_vcpu *vcpu);
322void kvm_vgic_put(struct kvm_vcpu *vcpu);
323
Marc Zyngierf982cf42014-05-15 10:03:25 +0100324#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100325#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100326#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700327#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100328 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500329
Marc Zyngier50926d82016-05-28 11:27:11 +0100330bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
331void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
332void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
333
Marc Zyngier50926d82016-05-28 11:27:11 +0100334void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngier8f186d52014-02-04 18:13:03 +0000335
Marc Zyngier50926d82016-05-28 11:27:11 +0100336/**
337 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
338 *
339 * The host's GIC naturally limits the maximum amount of VCPUs a guest
340 * can use.
341 */
342static inline int kvm_vgic_get_max_vcpus(void)
343{
344 return kvm_vgic_global_state.max_gic_vcpus;
345}
346
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100347int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
348
Eric Auger180ae7b2016-07-22 16:20:41 +0000349/**
350 * kvm_vgic_setup_default_irq_routing:
351 * Setup a default flat gsi routing table mapping all SPIs
352 */
353int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
354
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200355int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
356
Marc Zyngier50926d82016-05-28 11:27:11 +0100357#endif /* __KVM_ARM_VGIC_H */